Ans 1

It is given that:

- Vistual adolars space contains 216 bytes.
- -) It is divided into 8 equal size segments
- -> Physical adolress space contains 216 bytes.
- -> Page table contains 2 entries.

We need to find:

- Minimum page size so that page table for a segment requires at most one page to store it.
- @ Division of virtual address.

Size of each degment = Size of virtual address space

= 
$$\frac{2^{16}}{8}$$
 =  $2^{13}$  by tes =  $8KB$ 

... Size of each segment = 2<sup>13</sup> bytes | = 8 KB

It has been mentioned that page table has to be stoled into a single page.

Hence, | Size of page table < Page Size

Alsune page size = N bytes

Now, no of pages in each segment = Segment Size
Page Size

= 8K bytes - 8K N bytes - N

.. Size of each page table = Entry size x no. of entries

= 2 bytes x Sno. of pages in each segment

=> Size of each page table= 2 x 8K bytes = 16K bytes

As per condition, Size of page-table  $\leq$  Page Size =  $\frac{16K}{N} \leq N$ 

5

 $\Rightarrow$   $N^2 \ge 16K \Rightarrow N^2 \ge 2^4 \times 2^{10}$ 

 $\Rightarrow N > 2^2 \times 2^5 = 2^7$ 

> [N ≥ 2] > [N ≥ 128] bytes

Minimum page size possible 18 128 bytes

## Division of virtual address:

Virtual address consists of Segment No., Page NO., Page Offset.

Since there are 8 segments, we need 3-bits to identify a particular segment

No of pages in a segment =  $\frac{8K}{128} = \frac{2^3 \times 2^{10}}{2^7} = 2^6$ 

Hence, 6-bits one required to identify a page in segment

Size of a page is 128 bytes. To represent affect value we need 7-bib (128 = 27)

Ans 2: Given that,

Physical memory = 64 MB

Visitual address size = 32-bit

Page Size = 4KB = 2<sup>12</sup> B

We have to find approx-size of page table.

Physical address space = 64 MB = 2 × 20 B = 26 B

:. No of bits to represent physical address = 26-bits

No. of pages = Virtual address space =  $\frac{2^{32}}{2^{12}} = 2^{20}$ 

No-of frames = Physical memory =  $\frac{2^{26}B}{2^{12}B} = 2^{14}$ 

Page table only consists of frame number. So, page table size depends on frame number. Since, no of frames is 2<sup>14</sup>, Page table has 14 bits along with 2 bits to supresent valid and invalid.

Hence, page table has 16 bits

Page Table Size = Entry Size X No. of pages  $= 16-6ib \times 2^{20}$ 

= 220 x 2 bytes

Page Table Size= 2MB

Given,

Size of vistual address = 32-bit

Size of physical address = 30-bit

Page size = 4KB = 212B

Size of page table entry = 32-bit Size of physical address

No of frames = Physical memory = 2 Frame Size

$$=\frac{20}{212}=\frac{218}{212}$$

Hence, 18-bits is size of frame address

Page table entries contain Bits for frame addresses

and other info mentioned in question.

Page table entry is 32-bit = For other information, (32-18)

Ans 4: Given,

Page Size = IMB Size of virtual address = 64 bits Size of page table entry = 4 bytes

Length of } = Size of page table entry = 4 bytes

Number = 32-6ib

.. No of frames in main memory = 232

=> Size of main memory = No-of frames & Frame Size

= 232 X IMB

(Page Size x forame size are same)

= Size of main memory  $= 2^{32} \times 2^{20} = 2^{52}$  bytes

. .. Physical adobuse has 52-bits

Since, page size = IMB = 220B,

no of bits in page offeet = 20 bits

no. of bits in virtual address = 64 bits

Physical memory = 264 bytes
Process Size

Hence, no of pages in this process = process = 20 = 24

Since, this is a multilevel page table scheme, there is an inner page table which is further kept track of through further outer page tables.

We have to have outer page tables such that the size of the outer page table is less than the frame size.

So, size of inner page table = Entry size × No. of entries = 4 bytes × 244 = 246 bytes

Since, inner page can't be stored in one frame (26B > IMB) it is divided into pages as mentioned previously.

No. of pages in innerpage table

= Inner page table size =  $\frac{2^{46}B}{1MB} = \frac{2^{46}}{2^{20}} = \frac{2^{26}}{2^{20}}$ 

... No of bits orequired to search an entry in one page of inner page table = 18-bits

[: Each page of inner page table has Page Size = 220 = 218] Entry Size = 22 entries Now, outer page table 1 size

- = No. of entries x Entry size
- = No. of pages in ? x Entry size Inner page table I
- 226 x 4 bytes = 228 bytes = 256 MB

clearly, the outer page table I can't be stored in a single frame (256MB > IMB). It has to be divided into pages

No. of pages in outer table-1 = Outer page table-1 Page Size

= 256MB = 256pages.

Abo, no of entries in one page of outer page table-1

= 
$$\frac{\text{Fage Size}}{\text{Entry Size}} = \frac{1MB}{4B} = 2^{18}$$

:. 18-bits are required to represent one entry in one page of outer page table-1

As mentioned before, we divide outer page table 1 into

pages using outer page table 2.

Size of outer page table 2 = No. of entries x Stritze

= 256×4B= 1KB

Since, the size outer page table-2 is less than the frame size, it can be stored in a single frame.

## Conclusion:

The given system has 3 levels of paging, with one inner table & 2 outer tables.

Since, the outer table has  $2^8 = 256$  entries, 8 bits are suggested to suppresent one entry.

Division of physical address = 32-bits + 20-bits
(52-bits)

no of frames

no. of frame size

Division of logical address, 64-bits

= 8-bits (entries in outer page tables) + 18-bits (entry in terms page tables) + 18-bits (entry in inner page tables)

+ 20-bits (addressing main memory)

The logical address consists of 2 parts:

- 1) Segment Mumber
- 2 Segment Offeet

The value of segment offset ranges from O(zero) to (length of segment-1). If the offset value is not in this range, trap addressing error is produced.

In A. 0, 430:

Segment number is 0 => Length is 700

930 lier between 0 and (700-1)

Hence, trap address error won't occur.

Physical address = Base address + Segment Offset

= 1219 + 430

=> Physical Address = 1649

In B. 1,11:

Segment number is ) > Length is 14

11 lies between 0 and (4-1)=) So, no trap error.

Physical address = Base address + Segment Offset = 2311

Ph C: 2,100

Segment number is 2 > Length is 100

100 (offset given) DOESN'T lie between 0 and (100-1)

So, trap addressing error occurs

In D: 3,425

Segment number is 3 -> Length is 580

425 lies between 0 and (580-1)

So, trap is not produced.

Physical address = Dase Address + Segment Offset

= 1327 + 425

Physical Address = 1752

In E: 4,95

Segment number is 4 => Length 18 96

95 lies between 0 and (96-1) => So, trapis not produced

Physical address = Base address + Segment offset

= 1952 + 95 = 2047

=> Physical Address = 2047